Showing posts with label pdf. Show all posts
Showing posts with label pdf. Show all posts

5/09/2013

Solar Minty, DHT22 , Waterproof DS18B20 , PH Probe


This is a work in progress project which uses a Solar charging MintyBoost to power an Arduino with a Proto Screw Shield on it. Attached is a 2X16 LCD using the I2C Backpack, a DHT22 Temperature and Humidity Sensor, a Waterproof DS18B20 Sensor and a 5V analog PH Probe/Adapter.




5/08/2013

50 watt Power Amp OTL by LM3900, 2N3055




This be power amp OTL 50Watt use IC LM3900 and 2N3055 x 3pcs transistors to pillar equipment. Follow very circuit keeps to are Class ab then have a voice good loud. When , be amp OTL you then are certain that build easy use power supply the group is one 70V sizes by must use Current low 2Amp go up. Then have a voice good another thing you will like that amplifier. This durability do not make a loudspeaker a lose easy.





LM3914          IRF3205           PT4115          2N2222A            NRF24L01




Digital voltmeter using ICL7107

The circuit given here is of a very useful and accurate digital voltmeter with LED display using the ICL7107 from Intersil. The ICL7107 is a high performance, low power, 3.5 digit analog to digital converter. The IC includes internal circuitry for seven segment decoders, display drivers, reference voltage source and a clock. The power dissipation is less than 10mW and the display stability is very high.




The working of this electronic circuit is very simple. The voltage to be measured is converted into a digital equivalent by the ADC inside the IC and then this digital equivalent is decoded to the seven segment format and then displayed. The ADC used in ICL7107 is dual slope type ADC. The process taking place inside our ADC can be stated as follows. For a fixed period of time the voltage to be measured is integrated to obtain a ramp at the output of the integrator. Then a known reference voltage of opposite polarity is applied to the input of the integrator and allowed to ramp until the output of integrator becomes zero. The time taken for the negative slope to reach zero is measured in terms of the IC’s clock cycle and it will be proportional to the voltage under measurement. In simple words, the input voltage is compared to an internal reference voltage and the result is converted in a digital format.

The resistor R2 and C1 are used to set the frequency of IC’s internal clock. Capacitor C2 neutralizes the fluctuations in the internal reference voltage and increases the stability of the display.R4 controls the range of the voltmeter. Right most three displays are connected so that they can display all digits. The left most display is so connected that it can display only “1” and “-“.The pin5(representing the dot) is connected to ground only for the third display and its position needs to be changed when you change the range of the volt meter by altering R4. (R4=1.2K gives 0-20V range, R4=12K gives 0-200V range ).
Circuit diagram.

Notes.

    Assemble the circuit on a good quality PCB.
    The circuit can be powered from a +/_5V dual supply.
    For calibration, power up the circuit and short the input terminals. Then adjust R6 so that the display reads 0V.
    The ICL7107 is a CMOS device and it is very sensitive to static electricity. So avoid touching the IC pins with your bare hands.
    The seven segment displays must by common anode type.
    I assembled this circuit few years back and it is still working fine.



5/07/2013

EPC2LC20 Configuration Device


The EPC2LC20 is a Configuration Device which is designed for SRAM-Based LUT Devices.

EPC2LC20 absolute maximum ratings: (1)Supply voltage: -0.2 to 7.0 V With respect to ground; (2)DC input voltage: -0.2 to 7.0 V With respect to ground; (3)DC VCC or ground current: 50 mA; (4)DC output current, per pin: -25 to 25 mA; (5)Power dissipation: 250 mW; (6)Storage temperature: -65 to 150℃; (7)Ambient temperature: -65 to 135℃; (8)Junction temperature: 135℃.

EPC2LC20 features: (1)Serial device family for configuring APEXTM II, APEX 20K (including APEX 20K, APEX 20KC, and APEX 20KE), MercuryTM, ACEXR 1K, and FLEXR (FLEX 6000, FLEX 10KE, and FLEX 10KA) devices; (2)Easy-to-use 4-pin interface to APEX II, APEX 20K, Mercury, ACEX, and FLEX devices; (3)Low current during configuration and near-zero standby current; (4)5.0-V and 3.3-V operation; (5)Software design support with the AlteraR QuartusR II and; (6)MAX+PLUSR II development systems for Windows-based PCs as well as Sun SPARCstation, and HP 9000 Series 700/800.

5/06/2013

AD603AR low noise, voltage-controlled amplifier


The AD603AR is a low noise, voltage-controlled amplifier for use in RF and IF AGC systems. The AD603AR provides accurate, pin selectable gains of –11 dB to +31 dB with a bandwidth of 90 MHz or +9 dB to +51 dB with a bandwidth of 9 MHz. Any intermediate gain range may be arranged using one external resistor. The input referred noise spectral density is only 1.3 nV/ÖHz and power consumption is 125 mW at the recommended ±5 V supplies. The applications of the AD603AR include RF/IF AGC Amplifier, Video Gain Control, A/D Range Extension, Signal Measurement.

AD603AR absolute maximum ratings: (1)Supply Voltage ±VS: ±7.5 V; (2)Internal Voltage VINP (Pin 3): ±2 V Continuous, ±VS for 10 ms, GPOS, GNEG (Pins 1, 2): ±VS; (3)Internal Power Dissipation: 400 mW; (4)Operating Temperature Range: –40℃ to +85℃; (5)Storage Temperature Range: –65℃ to +150℃; (6)Lead Temperature Range (Soldering 60 sec): +300℃.

AD603AR features: (1)"Linear in dB" Gain Control; (2)Pin Programmable Gain Ranges: -1 dB to +31 dB with 90 MHz Bandwidth, +9 dB to +51 dB with 9 MHz Bandwidth; (3)Any Intermediate Range, e.g., -1 dB to +41 dB with 30 MHz Bandwidth; (4)Bandwidth Independent of Variable Gain; (5)1.3 nV√Hz Input Noise Spectral Density; (6)±0.5 dB Typical Gain Accuracy; (7)MIL-STD-883 Compliant and DESC Versions Available.

5/01/2013

Measuring and Test Circuit 2N7002


                                    2N7002

Constant off-time switching regulators offer several advantages over constant-frequency designs The only potential problem is that the switching frequency Increases with nsmg input voltage In designs that have large ratios of the high line to low-line supply voltage,this frequency shift can get quite large As a result,the switching losses can become excesslve at high input voltages To offset this problem,the simple circuit shown detects the high input voltage condition and lowers the switching frequency to keep switching losses under control The frequency-shift circuit consists of D3,R8,Q1,and C12 When Vin exceeds the zener voltage plus the FET threshold,Q1 turns on and adds an extra timing capacitor(C12) in parallel with the timing capacitor (C10) This increases the off-time,lowering the frequency.

4/27/2013

LM393N integrated Circuits (ICs)

A TMOS power FET, Q1, and an LM393N comparator provide a high-efficiency rectifter circuit. When VA exceeds VB, U1's output becomes high and Q1 conducts. Conversely, when VB exceeds VA, the comparator output becomes low and Q1 does not conduct.

The forward drop is determined by Q1's on resistance and current I. The MTH40N05 has an on resistance of 0.028 Ω; for I = 10 A, the forward drop is less than 0.3 V. Typically, the best Schottky diodes do not even begin conducting below a few hundred mV.

4/26/2013

pulse signal interfaces EPC1PC8



The pulse signal examined is a driving signal of the power, used in the propulsion power to support, the drive current is usually several mA to several numerous mA, adopt the open-collector gate OC The form is exported, it is usually 12 – 30 V signal. For compatible many kinds of signal levels, and can isolate power type signal and ordinary base band level signal, realize better electromagnetic compatibility, this system adopts the photoelectric coupler as signal isolation and interface device of level switch.

TLP121 is the photoelectric coupler that Toshiba produced, isolates impedance as M grade, its drive current of forward direction IF Maximum 20 mA, rear end switch open and make time ‘s s grade, can respond to the request that the error in emasurement of this system pair is not greater than 1 ms. The input interface resistance is set as the adjustable resistance, can adapt to different input voltages.

The pulse signal interface circuit is shown as in Fig Straight line and loop of pulse signal are connected to the forward end 1, 3 pins of TLP121 in Fig of the photosensitive resister ,Rear end 4, 6 pins of TLP121 in Fig Adopt 5V power in the board to pull upward, sends and deals with FPGA to the interface after having a facelift through the Schmidt circuit 74HC14. When the pulse signal is effective, photosensitive resister forward end have electric current flow through, interface circuit export the intersection of high level and ” the 1 ” ; When pulse signal invalid, interface circuit export the intersection of low level and ” the 0 ” .

interface treatment FPGA

Because need to gauge pulse signals of No. 80, it is unable to meet concurrent processing’s demands to adopt the one-chip computer, so choose FPGA and finish the impulse sampling function. Interface deal with FPGA adopt the intersection of Altera and FLEX10K50 of Company, working primary frequency is 6 MHz, the storage chip adopts EPC1PC8.
Its main function has three parts: Frequency demultiplication timer, sampled data buffer, peripheral control logic. FPGA carries on the frequency demultiplication to the main clock, forms cycle as the clock signal of 1 ms. FPGA every ms finishes running side by side and gathers the pulse signals of No. 80 once, leaves the data in the register, send out the interrupt signal to the one-chip computer at the same time, notify the one-chip computer and initiate the data to move, and the time counter within the one-chip computer increases by oneself. The sampled data buffers the module and is used for latching the pulse signals of No. 80 to the internal register at the same time, the one-chip computers every ms all read once. Peripheral control logic is used in the decipher of every control signal of periphery of the one-chip computer, including control register, every chip control the signal interpretation, and the realization of other auxiliary functions.

4/25/2013

INA128, Adding -9V offset with reference pin BAV99


There is a bipolar (-10V/+10V) ADC on my circuit. And want to measure 0V to 5V signal with high empedance circuitry. To not loose ADC resolution I want to add a negative offset in INA128 circuit without using second amplifier. (0V to 5V  input;  -9V to 8.5V output) Theroticaly and experimentaly (using TINA-TI)  applying -9V to INA128 reference input solve my problem. Input and output voltage seems to be within specified limits but what about internal node voltages.

According to my calculation; when input is 5V and output is 8.5V,  A2 output node should be 11.25V.  But it seems difficult the reach this level with 12V supply. (Is it RRO)

Could you please clearify and make me sure for these ?

1.) Reference input is just intended for applying small offset nulling voltages or can I use it to apply higher offset ?

2. ) Using -9V offset is adequate for INA128 ? If yes how does it effect the CMRR ?

3.) Using 15V positive supply for INA128 allows me to apply -9V offset to reference pin if 12V supply is not enough?
a

( Diodes are BAV199 but not found in TINA-TI library so I used BAV99 instead. )

4/24/2013

MAX202CSE TRANSMITTER/RECEIVER

   


 MAX202CSE IL00 RS-232 TRANSMITTER/RECEIVER —TOP VIEW— 1 2 C1+ V+ C1+ 1 VCC 16 3 C1_ 4 6 C2+ V_ V+ 2 15 GND 5 C2_ C1_ 3 14 T1 OUT 11 14 T1 T1 10 7 T2 T2 C2+ 4 13 R1 IN 13 12 R1 R1 C2_ 5 12 R1 OUT 8 9 R2 R2 V_ 6 11 T1 IN R1, 2 : RECEIVER 1, 2 T1, 2 : TRANSMITTER 1, 2 T2 OUT 7 10 T2 IN R2 IN 8 9 R2 OUT +5 V 0.1 µF 0.1 µF INPUT 6.3 V + + 16 1 + 2 +10 V +5V to +10V 0.1 µF VOLTAGE DOUBLER 3 + 4 _10 V +10V to _10V 0.1 µF VOLTAGE INVERTER 6 0.1 µF 5 +16 V +5 V 400 K 11 14 T1 +5 V TTL/CMOS RS-232 INPUTS OUTPUTS 400 K 10 7 T2 12 13 R1 5 K TTL/CMOS RS-232 OUTPUTS INPUTS 9 8 R2 5 K 15